Polynomial Formal Verification exploiting Constant Cutwidth

Mohamed Nadeem
University of Bremen
Bremen, Germany
mnadeem@uni-bremen.de

Jan Kleinekathöfer
University of Bremen
Bremen, Germany
ja_kl@uni-bremen.de

Rolf Drechsler
University of Bremen/DFKI
Bremen, Germany
drechsler@uni-bremen.de

Abstract—Only formal methods can guarantee the correctness of a circuit, but are usually very time and memory consuming. Therefore, efficient formal verification is a key in the design of complex circuits. Many verification techniques have been introduced, which mostly fail to give bounds for the time complexity of the verification process. To overcome this issue, Polynomial Formal Verification (PFV) was introduced. This paper introduces a novel approach to PFV of circuits, by leveraging the concept of constant cutwidth. We divide the circuit into subgraphs, one for every output. This makes the verification of every subgraph only dependent on the cutwidth of the circuit and independent of the bitwidth. One main problem we solve is the passing of information between those subgraphs. The approach enables formal verification in linear time for circuits with constant cutwidth.

As many different types of adders have a constant cutwidth, we can prove that these are verifiable in linear time. Those theoretical findings are backed by experiments including different adder architectures with up to 10k bit wide inputs.

Index Terms—Polynomial Formal Verification, Logic Synthesis, Parameterized Complexity, Answer Set Programming, Model Based Reasoning

I. INTRODUCTION

Circuit designs are constantly getting more complex due to advancements in process technology. Moreover, in recent time more custom designs are implemented to increase the performance for regularly occurring computation tasks (i.e. for AI or AES). To guarantee the correctness of those circuits formal methods are needed. Due to increasing complexity, the scalability of the verification process is highly relevant.

Various techniques have been introduced for the verification of circuits, such as SAT-based approaches that encode verification as a SAT instance using miter circuits [1], decision diagrams that represent the output function of circuits for comparison to the specification [2], theorem proving for manual verification of complex circuits [3], Symbolic Computer Algebra (SCA) that is effective for multiplier verification [4], and Answer Set Programming (ASP) that provides a compact representation of logic functions [5]–[7]. However, the computational complexity of these methods is often exponential, such as with the NP-hard SAT problem, the exponentially large decision diagrams, and the exponential size of polynomials in SCA. To address these limitations, Polynomial Formal Verification (PFV) [8], [9] methods have been introduced to guarantee a polynomial run time of the formal verification for a specific class of circuits.

In this paper, our investigation is centered around circuits characterized by a limited cutwidth [10], [11]. Cutwidth in the context of formal verification denotes the minimum number of layers that allow each wire to intersect at most one layer. It simplifies the analysis and verification process, making it easier to ensure the correctness of circuit designs. However, it is important to note that not all circuits exhibit a constant cutwidth. Therefore, our research focuses on the implications and advantages specific to circuits with this structural property. Recent progress in efficient cutwidth computation algorithms [12] for large graphs have underscored the growing relevance of cutwidth for verifying complex designs.

Our paper presents a new method for verifying the specific class of circuits with a constant cutwidth. The proposed approach involves dividing the netlist into subcircuits, which are independently verified by an ASP solver. The subcircuits are interconnected through cone nodes, employing a divide and conquer strategy. Our results demonstrate that the proposed method verifies circuits with a constant cutwidth in linear time.

This is particularly significant as the complexity of the verification is mainly determined by the cutwidth between the subcircuits. Moreover it aligns with previous research on automatic test pattern generation [13]. The approach uses ASP to model the subproblems, enabling a compact and straightforward approach to verification. While various techniques, such as SAT or SMT solvers, can be used in conjunction with other preprocessing approaches, the primary focus of this paper is on introducing the proposed approach in combination with ASP. Our work presents a novel approach in the field of PFV, being the first to utilize ASP in this domain.

Our theoretical results for adders improve the state-of-the-art. While it is known from practice, that adders can be verified efficiently, the time complexity results are limited to [8], [14], [15]. With BDDs adders can be verified in polynomial time. Conditional Sum Adders (CSAs) can be verified in $O(n^4)$. Serial prefix adders, Ladner-Fisher Adders (LFAs) and Kogge-Stone Adders (KSAs) can be verified in $O(n^2)$, $O(n^3)$ and $O(n^4)$, respectively. We extend this list by proving that Carry Skip Adders (CSKAs) and Carry Look-ahead Adders (CLAs) can be verified in linear time using our approach. The experiments demonstrate the effectiveness of the proposed approach, examining its performance for different input sizes and architectures. Moreover, we compare our approach against

This work was supported by the German Research Foundation (DFG) within the Project PolysVer (DR 287/36-1).
Yosys [16] SAT-based approach, and show the feasibility of our approach over the SAT-based one.

In Section II we introduce the adder functions as well as the relevant concept of ASP. Subsequently the modeling of circuits in ASP is described in Section III. Our approach for PFV by splitting the circuit is presented in Section IV. Section V describes the complexity properties of our approach. This is followed by an experimental evaluation in Section VI.

II. PRELIMINARIES

A. Adder Function

Let \( a, b \) be two inputs with size \( n \) bits, and \( \text{carry}_{-1} \) be the incoming carry bit. The adder function adds two inputs \( a_i \) and \( b_i \) together with \( \text{carry}_{i-1} \) and its output are the sum \( \text{sum}_i \) and \( \text{carry}_i \), for all \( 0 \leq i \leq n \). The sum bits can be characterized as follows.

\[
\text{sum}_i := a_i + b_i + \text{carry}_{i-1}
\]

(1)

The carry bits can be characterized as follows.

\[
\text{carry}_i := (a_i \land b_i) \lor (\text{carry}_{i-1} \land (a_i \lor b_i))
\]

(2)

Thus, the adder function has \( 2n + 1 \) input bits, and \( n + 1 \) output bits. This is due to the fact that it adds two \( n \) bit inputs together with \( \text{carry}_{-1} \), while it results in \( n \) bits representing \( \text{sum} \) and one carry output bit \( \text{carry}_n \).

B. Answer Set Programming

ASP [17] is a declarative programming framework that is widely used to solve difficult search problems, where the search problems are reduced to computing answer sets.

The basic idea of ASP is to represent a given computational problem by a logic program, whose answer sets corresponds to solutions and use an ASP solver to find the answer sets of a logic program. The logic program is built from basic notions, that correspond to the language of first-order predicate calculus. We follow standard definitions of propositional ASP [18], [19]. Let \( l, m, n \) be a non-negative integers such that \( l \leq m \leq n \), \( a_1, ..., a_n \) be distinct atoms. We refer by Literal to an atom or the negation thereof. Literals are the basic building blocks of logic programs.

Definition 1 (Logic Program): A logic program \( \Pi \) over a set \( \mathcal{A} \) of literals is a finite set of Rules in the following form:

\[
\mathcal{A}_1 \lor ... \lor \mathcal{A}_l \leftarrow \mathcal{A}_{l+1}, ..., \mathcal{A}_m, \neg \mathcal{A}_{m+1}, ..., \neg \mathcal{A}_n
\]

where \( 1 \leq m \leq n \) and each \( \mathcal{A}_i \in \mathcal{A} \) is a literal, where \( 1 \leq i \leq n \). For a rule \( r \), we let \( H_r := \{ \mathcal{A}_1, ..., \mathcal{A}_l \} \), \( B^+_r := \{ \mathcal{A}_{l+1}, ..., \mathcal{A}_m \} \), \( B^-_r := \{ \neg \mathcal{A}_{m+1}, ..., \neg \mathcal{A}_n \} \) and \( B_r := B^+_r \cup B^-_r \). Let \( r \) be a rule of \( \Pi \). Then, \( r \) is said to be a fact, if and only if \( B_r = \emptyset \). We denote the set of atoms occurring in a rule \( r \) or in a program \( \Pi \) by \( at(r) := H_r \cup B^+_r \cup B^-_r \) and \( at(\Pi) := \cup_{r \in \Pi} at(r) \). The answer set (stable model) semantics is defined in terms of a *reduct* of a program \( \Pi \) relative to a set \( Q \) of literals.

Definition 2 (Gelfond-Lifschitz Reduct): Let \( \Pi \) be a program and \( Q \) be a set of literals. Then, the reduct \( \Pi^Q \) of a program \( \Pi \) is defined as follows:

\[
\Pi^Q := \{ H(r) \leftarrow B^+_r \mid r \in \Pi, B^-_r \cap Q = \emptyset \}
\]

(3)

To illustrate (3), a reduct \( \Pi^Q \) of a program \( \Pi \) under a set \( Q \) of literals is the program obtained by first removing all rules \( r \) with \( B_r^- \cap Q = \emptyset \) and then removing all \( \neg \mathcal{A} \) where \( \mathcal{A} \in B_r^- \) from the remaining rules \( r \). An answer set of a program \( \Pi \) can be defined as follows.

Definition 3 (Answer Set): Let \( \Pi \) be a logic program and \( Q \) be a set of literals. Then, \( Q \) is an answer set, if and only if \( Q = Cn(\Pi^Q) \).

We refer by \( AS(\Pi) \) to a set of all answer sets of a program, such that \( AS(\Pi) := \{ Q \subseteq at(\Pi) \mid Cn(\Pi^Q) = Q \} \). Intuitively, an answer set contains the minimal set of atoms that satisfies the program, and no subset of this set satisfies the program. Therefore, the answer set represents a minimal model of the given problem. It is important to distinguish this approach from classical logic. Unlike in answer set programming, not all models in classical logic are considered to be minimal models.

Example 1: Consider the program of the circuit in Fig. 1:

\[
\Pi := \{ s \leftarrow \neg a; s \leftarrow \neg b; a \leftarrow \neg b; b \leftarrow \neg a; c \leftarrow a, b; a \lor \neg a \leftarrow b; b \lor \neg b \}.
\]

The first four rules captures the xor gate, while the last three rules captures the and gate. As can be seen in Table I, \( AS(\Pi) := \{ \{a, s\}, \{b, s\}, \{a, b, c\} \} \) w.r.t. a program \( \Pi \) of Example 1, since those are the only sets of literals that satisfy the condition of being an answer set \( Cn(\Pi^Q) = Q \). In Table I, some possible set of literals \( Q \) are omitted, as they are not satisfied by the answer set condition.

In the next section, we show how ASP can be used to model a specific representation of an adder circuit. More precisely, we restrict our focus to the And-Inverter Graph (AIG) [20] representations that are well-known in synthesis of logic functions.

III. CIRCUIT MODELING USING ASP

The general idea is to represent the behavior of gates and adder functions into ASP rules, and the connections between gates together with the values of inputs as facts. Then, the ASP solver is used to reason about the values of output gates and to verify that each output gate value matches its corresponding value.

<table>
<thead>
<tr>
<th>Table I</th>
<th>Given a program ( \Pi ) of Example 1, the results of computing a reduct ( \Pi^Q ) of ( \Pi ) under ( Q ), and the smallest set of literals ( Cn(\Pi^Q) ) per a set ( Q ) of literals.</th>
</tr>
</thead>
<tbody>
<tr>
<td>( Q )</td>
<td>( \Pi^Q )</td>
</tr>
<tr>
<td>{ }</td>
<td>{ s \leftarrow \neg a; s \leftarrow \neg b; a \leftarrow b; c \leftarrow a, b }</td>
</tr>
<tr>
<td>{a}</td>
<td>{ s \leftarrow a, b; c \leftarrow a, b }</td>
</tr>
<tr>
<td>{b}</td>
<td>{ s \leftarrow a, b; c \leftarrow a, b }</td>
</tr>
<tr>
<td>{c}</td>
<td>{ s \leftarrow a, b; c \leftarrow a, b }</td>
</tr>
<tr>
<td>{a, b}</td>
<td>{ s \leftarrow a, b; c \leftarrow a, b }</td>
</tr>
<tr>
<td>{a, b, c}</td>
<td>{ s \leftarrow a, b; c \leftarrow a, b }</td>
</tr>
</tbody>
</table>
logic function. For the encoding of the circuit as an ASP logic program we rely on the input language of the ASP solver Clingo [21], which is an extended version of Prolog [22].

To illustrate the encoding of a circuit, the AIG graph representation of a simple adder architecture (e.g., Ripple Carry Adder (RCA)) is used. First, it is essential to define the AIG graph $G$ formally. Let and, inv, input and output be a disjoint sets of and, inverter, input and output gates appearing in $G$, respectively. Also, let $gates$ be a union of all gates. Given a netlist on the reverse topological order (i.e., an output gate is always in a higher order than its inputs), a graph $AIG G$ can be seen as a Directed Acyclic Graph (DAG), which is defined as follows.

**Definition 4 (AIG Graph):** Let $G = (V, E)$ be a directed acyclic graph such that:
- $V := \{ v \mid v \in gates \}$.
- $E := \{ (v, v') \mid v, v' \in V, v'$ is reachable from $v \}$.

In order to model the circuit, the behavior of gates is modeled using ASP rules, such that gate behavior is defined based on values on their ports. These ports provide a mechanism to handle passing values between a gate and its connections. Let $P(G)$ be a unary function symbol representing a port of gate $G$, and $val(P(G), v)$ be a binary predicate symbol stating a value $v$ on a port $P$ of gate $G$. A binary predicate symbol $conn(P1, P2)$ is used to define connection between ports $P1$ and $P2$.

Since an AIG graph has different types of gates, we use a binary predicate symbol $type(G, t)$ to label a gate $G$ with a type $t$, e.g., and. Fig. 2a illustrates an AIG for a ripple carry adder with 2-bit inputs.

To convert facts and rules that are introduced in Eq. (3) into the clingo language, we use the following mapping rules:
- A fact $p$ is mapped to $p$.
- A rule $a \leftarrow b_1, \ldots, b_n$ is mapped to $a : \neg b_1, \ldots, \neg b_n$.

Clingo also provides an interface to represent logical operations, and, or, and xor logic functions are represented by symbols "&", "\&", and "\oplus", respectively. Due to the restrictions of the AIG representation, it is required to represent only and and inverter gates. The and gate can be characterized as follows:

$$val(out(G), X \& Y) : \neg type(G, and),$$
$$val(in1(G), X), val(in2(G), Y). \quad (4)$$

As the AIG graph is restricted to and gates with two inputs and one output, the unary functions $out(G), in1(G)$, and $in2(G)$ are used to represent the output, first and second input ports, respectively. However, we only need one output and one input to characterize inverter gate behavior. The unary functions $out(G)$ and $in(G)$ are used to handle the output and input ports, respectively. The inverter gate can be characterized as follows:

$$val(out(G), 1^\cdot X) : \neg type(G, inverter),$$
$$val(in(G), X). \quad (5)$$

In Eq. (5), the xor logical operation is used to represent the negation of the value of $X$. Finally, the connection between two ports is defined as follows:

$$val(P2, V) : \neg conn(P1, P2), val(P1, V). \quad (6)$$

The intuitive meaning of the previous rule is that if port $P1$ is connected to $P2$ and $P1$ has value $V$, then $P2$ has value $V$. It is worth noting that the value of a port is restricted to 0 and 1. Those values appear as constants in the program and are passed from one of primary inputs that is connected to a gate port. Therefore, we enable representing primary inputs as gates with only one port, where they are characterized by facts indicating their value. E.g., facts $val(a_0, 0)$ and $val(b_0, 1)$ indicate that gates $a_0$ and $b_0$ have values 0 and 1, respectively. The primary outputs are represented analogously, except that their values are observed from the circuit. Informally, by Eq. (6), values of ports are passed from the primary inputs to other gates until they reach the primary outputs. Hence, to ensure the correctness of an adder circuit, it is essential to check, whether the value of each output gate satisfies the adder function as shown in Eq. (1) and Eq. (2). Therefore, it is essential to encode sum and carry functions into clingo. They can be characterized as follows:

$$sum(sum_i, V) : \neg val(a_i, A), val(b_i, B),$$
$$carry(carry_{i-1}, C), V = A^\cdot B^\cdot C. \quad (7)$$

$$carry(carry_{i}, V), v = \neg val(a_i, A), val(b_i, B),$$
$$carry(carry_{i-1}, C), V = (A\&B)\oplus(C\&(A^\cdot B)). \quad (8)$$

Equations (4), (5) and (6) are very general and can work independently of the circuit architecture, while Eq. (7) and Eq. (8) are only related to adder circuits. However, in order to complete the model, we further have to add facts representing the structure of the circuit. E.g., $conn(out(and4), in1(and16))$ represents the connection between the output port of gate “4” and the first input port of gate “16”. It is worth noting that those facts are circuit dependent. E.g., $\neg carry(carry_{i-1}, 0), type(and2, and), type(inv1, inverter)$ and $conn(out(inv1), in1(and2))$.

Finally, to enable the verification of output gates, it is necessary to relate output gates with their expected logic functions representing adder functions (see Eq. (7) and Eq. (8)). Thus, we introduce one clingo rule per output bit to reach the desired behavior. Considering Fig. 2a, the clingo rules for the verification of all outputs can be summarized as follows:

$$verify(o_0) : \neg sum(sum_0, X), val(o_0, X),$$
$$verify(o_1) : \neg sum(sum_1, X), val(o_1, X),$$
$$verify(o_2) : \neg carry(carry_1, X), val(o_2, X). \quad (9)$$

The idea behind Eq. (9) is that for a given set of facts representing an input sequence of the primary inputs, output bit $i$ is said to be correct, if $verify(o_i)$ appears in the answer set of the program. This can be formulated as follows.

**Definition 5 (Valid Sequence):** Let $S$ be a set of facts representing an input sequence of $n$ inputs. Then, $S$ is said to be a valid sequence, if and only if there exists an answer set $Q \in AS(P)$ such that $\bigcup_{i=0}^{n}\{verify(o_i)\} \cup S \subseteq Q$.

By Definition 5, if the input sequence is correct, their verification atoms $verify(o_i)$ will appear in one of the answer sets of the program II. Due to the fact that all input sequences must be a valid sequence to be able to ensure correctness of a circuit. The previous definition can be generalized as follows.
**Definition 6 (Valid Graph):** Let II be a program defined w.r.t. AIG graph \( G \) of size \( n \), \( F \) be a set of sets of facts such that each \( s \in F \) represents an input sequence, and \( |s| = n \). Then, \( G \) is said to be a valid graph, if and only if for every \( s \in F \), there exists an answer set \( Q \) such that \( s \) is a valid sequence. Otherwise, \( G \) is an invalid graph.

It is worth noting that the search space is \( 2^n \), and consequently \( |F| = 2^n \). Also, \( |s| = n \), for all \( s \in F \).

In the next section, we propose an approach for achieving formal verification of a circuit in linear time, by applying dynamic programming on graph \( G \) to obtain an upper bound of the search space.

### IV. POLYNOMIAL FORMAL VERIFICATION OF ADDER CIRCUITS

In this section, we introduce an approach for splitting an AIG graph \( G \) into subgraphs, which relies on the idea from [13] and we propose a method for subgraph reduction. Subsequently, we present an approach for passing information between the subgraphs. Based on that, we define the verification of the subgraphs. We assume familiarity with graphs and trees [23].

#### A. Graph Unraveling and Reduction

Given an AIG graph \( G = (V, E) \) and a node \( v \in V \), a subgraph \((G, v)\) can be constructed as follows.

**Definition 7 (Subgraph):** Let \( G = (V, E) \) be a graph, \( v \in V \) be a node. Then, a subgraph \((G, v) = (V_v, E_v)\) of \( G \) is obtained such that:

- \( V_v := \{v\} \cup \{v' \in V \mid v' \text{ is reachable from } v\} \cup \{v' \in V \mid \exists x, y \in V : x, y \text{ are reachable from } v', v\}\.
- \( E_v := \{(u', v') \in E \mid u', v' \in V_v\}\).

In graph theory, the cutwidth of a graph \( G = (V, E) \) w.r.t. a nodes ordering \( h \) is the smallest integer \( k \) such that for every \( l = 1, \ldots, |V| - 1 \), there exist at most \( k \) edges with one endpoint in \( \{v_1, \ldots, v_l\} \) and the other endpoint in \( \{v_{l+1}, \ldots, v_{|V|}\} \), where \( \{v_1, \ldots, v_{|V|}\} \subseteq V \). In other words, the cutwidth for some vertices ordering is the size of the largest cut induced by that ordering.

We refer to the nodes induced by the cut as cone nodes. We use the notion “node” to refer to a gate of the circuit. AIG graph \( G \) can be seen as a multi-root tree such that each root node represents an output bit. Therefore, it is possible to split \( G \) of size \( n \) into \( n \) subgraphs by taking one node \( v \in V \) representing an output bit and traversing all nodes \( v' \), that are reachable from \( v \) as shown in Fig. 2. It is worth noting that there exist nodes that appear in several subgraphs. e.g., node “4” appears in graphs \((G, O_0)\), \((G, O_1)\) and \((G, O_2)\). We define the set of cone nodes appearing in a sub-graph as follows.

**Definition 8 (Cone Nodes):** Let \((G, v) = (V_v, E_v)\) be a subgraph of \( G = (V, E) \). A set \( C(G, v) \) of cone nodes defined w.r.t. \((G, v)\) such that \( C(G, v) := \{a \in V_v \mid (b, a) \in E, b \in V \setminus V_v\}\.

Let \( C_i := \bigcup_{j=0}^{n} C(G, v_i) \), and \( C(G) := \bigcup_{i=0}^{n} C(G, v_i) \), where \( n \) is the number of output nodes.

To check whether each subgraph is valid, the definition of a valid graph from Definition 6 is used. However, the values of cone nodes are evaluated multiple times. e.g., node “4” is computed in all subgraphs.

To be able to bound the number of inputs of each sub-graph and overcome the problem of evaluating the cone node more than once, we propose a reduction of the sub-graph based on \( C(G) \) to obtain such a bound.

**Definition 9 (Reduced Subgraph):** Let \((G, v_i) = (V_{v_i}, E_{v_i})\) w.r.t. node \( v_i \) representing output gate \( i \), where \( 0 < i \leq n \). A reduced subgraph \( R(G, v_i) = (R(V_{v_i}), R(E_{v_i})) \) is a sub-graph of \((G, v_i)\) such that:

- \( R(V_{v_i}) := \{a \in V_{v_i} \mid a \notin C_{i-1}\}\.
- \( R(E_{v_i}) := \{(a, b) \mid a, b \in R(V_{v_i}), b \text{ is reachable from } a\}\.

By Definition 9, the nodes of the resulting subgraphs are disjoint. To adapt the notion of the input node with the reduced subgraph, we refer to any node of the reduced subgraph with no successor as an input node. For simplicity, we use \( R_G \), to refer to the reduced subgraph \( R(G, v_i) \), where \( i \) is referring to output bit \( i \). We further denote the inputs of \( R_G \) as \( I N_i \), which is split into the primary inputs \( P I N_i \) and the incoming cone nodes from other subgraphs \( C I N_i \). The primary output is referred to as \( O U T_i \) and the outgoing cone nodes as \( C O U T_i \).

We adapt the notion of a \( k \)-bounded circuit introduced in [24] to the case of graphs. Briefly, a circuit is said to be \( k \)-bounded if its nodes can be partitioned into disjoint blocks such that each block has at most \( k \) inputs. Thus, Definition 9 yields a characterization of \( k \)-bounded circuit in terms of the graph.

**Definition 10 (k-bounded Graph):** Let \( G = (V, E) \) be a graph of \( n \) root nodes. Then, \( G \) is said to be \( k \)-bounded, if and only if for all \( 0 \leq i \leq n \), \( R(G, v_i) \) has at most \( k \) input nodes.

#### B. Information Passing

As we can see in Fig. 2, each cone node \( v \) is evaluated in one of the subgraphs only. Also, any other graph that uses \( v \) as an input, takes the value of \( v \) from the graph in which it is evaluated. For example the node “4” is calculated in subgraph \((G, O_0)\) but is also used in the reduced subgraph \((G, O_1)\). Hence, the cone node values of reduced subgraphs must be stored, so their values can be used in other subgraphs. The value cannot be stored as a function over the primary inputs, because this would pass the primary inputs from one subgraph to the next and the last subgraph would be dependent on all primary inputs. Following the example, if node “4” would be stored as \( B_0 \land A_0 \), the reduced subgraph \((G, O_1)\) and its outgoing cone nodes would be dependent on \( A_0, A_1, B_0, B_1 \) and the list would grow by two elements for every subgraph. To overcome this issue we use the carry function to store information about the cone nodes. A hash table relates the values of the cone nodes with the corresponding value of the carry function. This allows us to use the carry function in the specification of the output for the subgraph. To define this table, we first introduce an injective function \( f \), which maps the input sequence \( s \in I N_i \) of subgraph \( R_G \), to the set of values \( C O U T_i \) of outgoing cone nodes \( C(G_i) \).

\[ f : I N_i \rightarrow C O U T_i. \tag{10} \]

The surjective function \( g \) that maps \( c \in C O U T_i \) to the value of the carry function.

\[ g : C O U T_i \rightarrow [0, 1]. \tag{11} \]
0 is nodes only contains node “4”. The carry function for subgraph $COUT$ the set of the other input sequences as both possible combinations for are two possible values of bound by the number of cone nodes. This does not be swapped with one or multiple functions, which describe Of course the hash tables get more complex, if the set of cone $g$ $T$ $T$ $G$ $O$ $G$, $O$ $G$ nodes highlighted in red correspond to input nodes, and those highlighted in blue correspond to output nodes. Dotted nodes and edges are removed when the subgraph is reduced

First it has to be verified that the output function of the circuit has to be built.

The input $IN_i$ contains the primary inputs $PIN_i$ and the cone nodes $CIN_i$. It is important to only allow combinations from $CIN_i$ which are in $T_j$. The values of $CIN_i$ of $R_{G_i}$ may be stored in any hash table $T$, where $j < i$. Thus, it is required to go over all tables $j$ to obtain such values. Therefore, a relation has to be defined between two tables $T_j$ and $T_j'$ of subgraphs, where $j, j' < i$. A relation $\bowtie$ is used to define the relation w.r.t. $CIN_i$ between two tables $T_j$ and $T_j'$ such that $T_j \bowtie T_j' := \{ r \cup r' | r \in T_j, r' \in T_j', C(G_j) \cap C(G_{j'}) \subseteq CIN_i \}$. Hence, we refer by $X_i(CIN_i)$ to the resulting table containing the values of $CIN_i$ and defined as follows.

$$X_i(CIN_i) := T_{i-1} \bowtie ... \bowtie T_0.$$ (13)

Finally, every $r \in X_i(CIN_i)$ is populated with $PIN_i$ of $R_{G_i}$ to obtain its input sequences.

Thus, each reduced subgraph $R_{G_i}$ can be checked independently whether it is a valid graph (recall Definition 6), for all $0 \leq i \leq n$, where $n$ is the number of outputs. Moreover, the outgoing hash table $T$ of each subgraph can be built. In the following section, we show the overall time complexity of the proposed approach.

V. Time Complexity

We refer by $\Pi(R_{G_i})$ to a logic program constructed w.r.t. a reduced subgraph $R_{G_i}$, and by $\Pi(G)$ to a logic program constructed w.r.t. the input AIG graph $G$. Then, checking the graph validity of $\Pi(R_{G_i})$ depends on the number of its input nodes $IN_i$. Thus, we obtain the following theorem.

Theorem 5.1: Let $R_{G_i}$ be a reduced subgraph. Then, $\Pi(R_{G_i})$ can be verified in time $O(2^{IN_i})$.

Proof: By Definition 6, $R_{G_i}$ is a valid graph if and only if for every $s \in F$, we have that $s$ is a valid sequence, where $F$ is the set of all input sequences. Also, the size of $F$ depends on the number of input nodes $IN$ of $R_{G_i}$ and the carry of its previous subgraph (for the reduced subgraph $R_{G_i}$, where $i > 0$). Therefore, the overall number of input sequences is $2^{|IN_i|}$ and consequently, $\Pi(R_{G_i})$ has search space of $2^{|IN_i|}$. Hence, $\Pi(R_{G_i})$ can be verified in time $O(2^{IN_i})$.

Since each reduced subgraph $R_{G_i}$ could contain a node $c$ such that $c$ is a cone node and the values of $c$ are stored in $T_j$ where $j < i$, the values of $c$ can be obtained from $X_i(CIN_i)$ (recall Eq. (13)). We assume that $X_i(CIN_i)$ can be computed in constant time. This assumption is done based on the fact that the search operation in a well configured hash table takes

| Table II |
|-----------------|---------------|
| COUT \( T_0 \) | Value         |
| (0)              | 0             |
| (1)              | 1             |

We refer by $f(s)$ to the set of values representing cone nodes $C(G_i)$ under the input sequence $s \in IN_i$. Also, by $g(f(s))$ to the value of $carry$ under $f(s)$. The key of a hash table entry is the value $f(s)$ for which there is a value $s \in IN_i$, while the corresponding value in the hash table is $g(c)$. Equation 12 defines the hash table accordingly.

$$T_i = \{ (f(s), g(f(s))) | s \in IN_i \}. \quad \text{(12)}$$

Let us exemplarily create the hash table $T_0$ for Fig. 2. There are two possible values of $f$ for input sequences $s \in COUT_0$: $f(0, 1) = \{0\}$ and $f(1, 1) = \{1\}$. We do not have to consider the other input sequences as both possible combinations for the set of $COUT_0$ are already covered, because the set of cone nodes only contains node “4”. The carry function for subgraph 0 is $A_0 \bowtie B_0$. For function $g$ we can obtain that $g(\{1\}) = 1$ and $g(\{0\}) = 0$. The resulting hash table is presented in Table II. Of course the hash tables get more complex, if the set of cone nodes is bigger. To generalize the information passing from adder functions to arbitrary function, the carry function can be swapped with one or multiple functions, which describe the information passed between the subgraphs. This does not increase the number of entries in the hash table, as they are bound by the number of cone nodes.

C. Subgraph Verification

For every subgraph $R_{G_i}$ two tasks have to be performed. First it has to be verified that the output function of the subgraph is correct and second the hash table $T_i$ for $COUT_i$ of the circuit has to be built.

The input $IN_i$ contains the primary inputs $PIN_i$ and the cone nodes $CIN_i$. It is important to only allow combinations from $CIN_i$ which are in $T_j$. The values of $CIN_i$ of $R_{G_i}$ may be stored in any hash table $T$, where $j < i$. Thus, it is required to go over all tables $j$ to obtain such values. Therefore, we refer by $\Pi(R_{G_i})$ to a logic program constructed w.r.t. a reduced subgraph $R_{G_i}$, and by $\Pi(G)$ to a logic program constructed w.r.t. the input AIG graph $G$. Then, checking the graph validity of $\Pi(R_{G_i})$ depends on the number of its input nodes $IN_i$. Thus, we obtain the following theorem.

Theorem 5.1: Let $R_{G_i}$ be a reduced subgraph. Then, $\Pi(R_{G_i})$ can be verified in time $O(2^{IN_i})$.

Proof: By Definition 6, $R_{G_i}$ is a valid graph if and only if for every $s \in F$, we have that $s$ is a valid sequence, where $F$ is the set of all input sequences. Also, the size of $F$ depends on the number of input nodes $IN$ of $R_{G_i}$ and the carry of its previous subgraph (for the reduced subgraph $R_{G_i}$, where $i > 0$). Therefore, the overall number of input sequences is $2^{IN_i}$ and consequently, $\Pi(R_{G_i})$ has search space of $2^{IN_i}$. Hence, $\Pi(R_{G_i})$ can be verified in time $O(2^{IN_i})$.

Since each reduced subgraph $R_{G_i}$ could contain a node $c$ such that $c$ is a cone node and the values of $c$ are stored in $T_j$ where $j < i$, the values of $c$ can be obtained from $X_i(CIN_i)$ (recall Eq. (13)). We assume that $X_i(CIN_i)$ can be computed in constant time. This assumption is done based on the fact that the search operation in a well configured hash table takes

![Fig. 2. AIG of 2-bit RCA and the resulting (reduced) subgraphs $(G, O_0)$, $(G, O_1)$ and $(G, O_2)$ that can be obtained from the AIG graph in Fig. 2a. The nodes highlighted in red correspond to input nodes, and those highlighted in blue correspond to output nodes. Dotted nodes and edges are removed when the subgraph is reduced.](image)
TABLE III
CALCULATED UPPER BOUND AND THE MAXIMUM NUMBER OF AND GATES AMONG ALL REDUCED SUBGRAPHS FOR DIFFERENT ADDER CIRCUITS.

<table>
<thead>
<tr>
<th>Adder</th>
<th>Upper bound (K)</th>
<th>Maximum No. and Gates</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCA</td>
<td>3</td>
<td>7</td>
</tr>
<tr>
<td>CSKA</td>
<td>8</td>
<td>15</td>
</tr>
<tr>
<td>CLA</td>
<td>11</td>
<td>18</td>
</tr>
<tr>
<td>CSA</td>
<td>N.A.</td>
<td>N.A.</td>
</tr>
<tr>
<td>KSA</td>
<td>N.A.</td>
<td>N.A.</td>
</tr>
<tr>
<td>LFA</td>
<td>N.A.</td>
<td>N.A.</td>
</tr>
</tbody>
</table>

constant time. In the worst case the operation can take linear time, but only if many collisions occur i.e. as a result of a bad hash function. Consequently, \( \mathcal{X}_i(CIN_i) \) can be computed in constant time (denoted by \( \mathcal{P}( \mathcal{X}_i(CIN_i) ) \)).

Finally, the overall time required to verify \( \Pi(G) \) of the AIG graph \( G \) can be characterized in the following theorem.

**Theorem 5.2:** Let \( G \) be an AIG graph constructed w.r.t. an adder circuit. Then, \( \Pi(G) \) can be verified in time \( O(n \cdot 2^K) \), where \( n \) is the input bit width and \( K \) is the maximum size of input nodes of all reduced subgraphs.

**Proof:** Let \( G \) be a graph of \( n \) input bit width, then \( n \) subgraphs \( (G, v_i) \) have to be constructed from \( G \) by Definition 7, where \( 0 \leq i \leq n \). Also, the reduced subgraph \( R_G_i \) can be obtained from \( (G, v_i) \) by applying Definition 9. By Definition 9, \( R_G_0 \) is equivalent to \( (G, v_0) \) \( (V_{v_0} = R(V_{v_0}) \) and \( E_{v_0} = R(E_{v_0}) \) ). Thus, the set \( CIN_0 = \emptyset \). Therefore, \( R_G_0 \) relies only on the primary input nodes \( PIN_0 \). More precisely, by Theorem 5.1, \( \Pi(R_G_0) \) can be verified in time \( O(2^{PIN_0}) \). However, in order to enable verifying the reduced subgraph \( R_G_i \), it is essential to compute \( \mathcal{X}_i(CIN_i) \) (Equation 13) where \( 0 < i \leq n \). This is due to the fact that for all \( R_G_i \), where \( i > 0 \), and \( CIN_i \neq \emptyset \). Since \( \mathcal{X}_i(CIN_i) \) is computed from tables \( T_j \), where \( j < i \). Let \( P_j \) be the constant time required for a single access of table \( T_j \). Then the overall time complexity for computing \( \mathcal{X}_i(CIN_i) \) can be calculated as follows:

\[
\text{Complexity}(\mathcal{X}_i(CIN_i)) := \sum_{j=0}^{i-1} P_j \tag{14}
\]

We refer by \( P(\mathcal{X}_i(CIN_i)) \) to the time obtained from the previous equation. By Theorem 5.1, \( \Pi(R_G_i) \) can be verified in time \( O(2^{|IN_i|}) \), where \( |IN_i| := |CIN_i| + |PIN_i| \). Thus, the overall verification process of subgraph \( R_G_i \) has a time complexity of \( O(2^{|IN_i|} + P(\mathcal{X}_i(CIN_i))) = O(2^{|IN_i|}) \), where \( 0 < i \leq n \). The overall time complexity for verifying \( \Pi(G) \) can be calculated as follows:

\[
\text{Complexity}(\Pi(G)) := \sum_{i=0}^{n} O(2^{|IN_i|}) \tag{15}
\]

Moreover, by Definition 10, \( G \) is said to be \( k \)-bounded if and only if every reduced subgraph \( R_G_i \) has at most \( k \)-input nodes. Let \( K \) be the maximum size of input nodes of all reduced subgraphs. Equation 15 shows that \( \Pi(G) \) can be verified in time \( O(n \cdot 2^K) \). Hence, if \( K \) is constant, then the graph \( G \) can be verified in a linear time.

VI. EXPERIMENTAL WORK

To evaluate the upper bound \( K \) for the verification process of adder circuits introduced in Section V and check the scalability of our approach, we have implemented the ASP framework in Python. It is worth noting that our approach is not restricted to a specific architecture. The framework takes input circuit in the standard AIGER format [25]. The verification is performed independently for each subgraph. This allows us to detect an incorrect circuit without necessitating a complete verification of the entire circuit.

A. Experimental Setup

We mainly compare our approach (labeled as CutWidth) and SAT-based approach (labeled as SAT) in terms of the wall clock time and the number of timeouts. All instances are performed on Intel(R) Core(TM) i7-11370 with 3.30 GHz. We set a timeout of 2700 seconds and a limited available RAM to 16 GB per instance. We use different types of bug-free adder circuits of different sizes (RCA, CSKA, CLA, CSA, KSA, and LFA). These circuits are generated using the ArithsGen tool [26], where the design is synthesized using yosys.

B. Experimental Results

Table III shows the results of the upper bound of inputs (second column) and the maximum number of and gates appearing in reduced subgraphs (third column) for adder architectures (first column) during the verification process. The value N.A. indicates that the circuit does not have a constant cutwidth. We can observe that the upper bound depends on the circuit architecture. E.g. RCA has three input nodes, representing two primary inputs and the previous carry. This is due to the fact that each circuit has a different architecture, and consequently the number of cone nodes that appear as inputs of reduced subgraph is circuit dependent. A circuit with a constant cutwidth has a fixed number of and gates.

Table IV compares the run time of each approach for each adder architecture w.r.t. different input size, where the input size is represented in the first column, while the other columns indicate the runtime of the adder architectures under SAT and CutWidth approaches. If an approach did not terminate within the timeout limit, the runtime of this instance is set to T.O.. It
shows that the CutWidth approach is faster for adder circuits with a constant cutwidth than the SAT approach, while the SAT approach outperforms the CutWidth one for the circuits that have no constant cutwidth. E.g., the SAT approach was able to solve instances up to 5k inputs, while the CutWidth approach reached the timeout, starting from 1k inputs.

Moreover, Fig. 3 shows the run time of each approach for each adder architecture per input size, where the run time per input size is shown in Table IV. Hence, the curve of the CutWidth approach for adders with a constant cutwidth is a linear curve. Therefore, it aligns with the calculated complexity bound obtained from Theorem 5.2 in Section V. Also, the curve of SAT approach has an exponential behavior.

VII. CONCLUSION

In this paper, we have proposed a new PFV approach that relies on the cutwidth of a netlist, where ASP was used to verify subcircuits independently and reason about nodes that are used in more than one subcircuit. Moreover, we have shown that the verification of adder circuits can be done in linear time, for a constant cutwidth $K$. Finally, the experimental evaluations confirm the upper bound complexity of each circuit.

As future work, we will focus on extending this approach for the PFV of combinational adder circuits to the case of sequential adder circuits. Moreover, our study aims to examine various circuit types to determine, which ones exhibit a constant cutwidth. Furthermore, we plan to apply different verification techniques for the verification of the subcircuits. While SAT solvers can be expected to behave similarly to ASP solvers, using BDD is particularly interesting. The main challenge will be adapting the hash table $T$.

REFERENCES


<table>
<thead>
<tr>
<th>Size</th>
<th>RCA SAT</th>
<th>CutWidth</th>
<th>CSA SAT</th>
<th>CutWidth</th>
<th>CLA SAT</th>
<th>CutWidth</th>
<th>CSA SAT</th>
<th>CutWidth</th>
<th>KSA SAT</th>
<th>CutWidth</th>
<th>LFA SAT</th>
<th>CutWidth</th>
</tr>
</thead>
<tbody>
<tr>
<td>512</td>
<td>5.5</td>
<td>5.9</td>
<td>7.1</td>
<td>11.2</td>
<td>13.0</td>
<td>22.6</td>
<td>1802</td>
<td>174.6</td>
<td>153.9</td>
<td>T.O.</td>
<td>12.2</td>
<td>1548.4</td>
</tr>
<tr>
<td>1024</td>
<td>17.6</td>
<td>11.5</td>
<td>22.1</td>
<td>22.1</td>
<td>44.9</td>
<td>46.3</td>
<td>962.1</td>
<td>631.4</td>
<td>1231.8</td>
<td>T.O.</td>
<td>48.1</td>
<td>T.O.</td>
</tr>
<tr>
<td>2048</td>
<td>71.0</td>
<td>23.3</td>
<td>87.8</td>
<td>45.0</td>
<td>206.7</td>
<td>92.1</td>
<td>T.O.</td>
<td>2596.3</td>
<td>T.O.</td>
<td>T.O.</td>
<td>228.7</td>
<td>T.O.</td>
</tr>
<tr>
<td>3072</td>
<td>184.0</td>
<td>35.5</td>
<td>214.9</td>
<td>69.4</td>
<td>501.3</td>
<td>142.3</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>552.5</td>
<td>T.O.</td>
</tr>
<tr>
<td>4096</td>
<td>357.9</td>
<td>48.7</td>
<td>387.3</td>
<td>94.5</td>
<td>982.7</td>
<td>188.1</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>1053.2</td>
<td>T.O.</td>
</tr>
<tr>
<td>5120</td>
<td>596.4</td>
<td>63.9</td>
<td>612.3</td>
<td>119.6</td>
<td>1578.8</td>
<td>236.9</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>1700.9</td>
<td>T.O.</td>
</tr>
<tr>
<td>6144</td>
<td>850.3</td>
<td>77.5</td>
<td>917.9</td>
<td>147.8</td>
<td>2276.6</td>
<td>288.6</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
</tr>
<tr>
<td>7168</td>
<td>1198.1</td>
<td>93.0</td>
<td>1306.2</td>
<td>174.1</td>
<td>T.O.</td>
<td>341.5</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
</tr>
<tr>
<td>8192</td>
<td>1561.6</td>
<td>108.7</td>
<td>1673.8</td>
<td>203.1</td>
<td>T.O.</td>
<td>393.1</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
</tr>
<tr>
<td>10240</td>
<td>2475.2</td>
<td>142.3</td>
<td>T.O.</td>
<td>260.3</td>
<td>T.O.</td>
<td>500.3</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
</tr>
</tbody>
</table>

TABLE IV
RUN TIME OF VERIFYING ADDER CIRCUIT (SECONDS).